Model and Design of Improved Current Mode Logic Gates : Differential and Single-ended / by Kirti Gupta, Neeta Pandey, Maneesha Gupta.
2020
TK7871.99.M44
Linked e-resources
Linked Resource
Concurrent users
Unlimited
Authorized users
Authorized users
Document Delivery Supplied
Can lend chapters, not whole ebooks
Details
Title
Model and Design of Improved Current Mode Logic Gates : Differential and Single-ended / by Kirti Gupta, Neeta Pandey, Maneesha Gupta.
Author
ISBN
9789811509827 (electronic book)
9811509824 (electronic book)
9789811509810
9811509824 (electronic book)
9789811509810
Published
Singapore : Springer, 2020.
Language
English
Description
1 online resource (xiv, 171 pages) : illustrations.
Item Number
10.1007/978-981-15-0
Call Number
TK7871.99.M44
Dewey Decimal Classification
004.6
Summary
This book presents MOSFET-based current mode logic (CML) topologies, which increase the speed, and lower the transistor count, supply voltage and power consumption. The improved topologies modify the conventional PDN, load, and the current source sections of the basic CML gates. Electronic system implementation involves embedding digital and analog circuits on a single die shifting towards mixed-mode circuit design. The high-resolution, low-power and low-voltage analog circuits are combined with high-frequency complex digital circuits, and the conventional static CMOS logic generates large current spikes during the switching (also referred to as digital switching noise), which degrade the resolution of the sensitive analog circuits via supply line and substrate coupling. This problem is exacerbated further with scaling down of CMOS technology due to higher integration levels and operating frequencies. In the literature, several methods are described to reduce the propagation of the digital switching noise. However, in high-resolution applications, these methods are not sufficient. The conventional CMOS static logic is no longer an effective solution, and therefore an alternative with reduced current spikes or that draws a constant supply current must be selected. The current mode logic (CML) topology, with its unique property of requiring constant supply current, is a promising alternative to the conventional CMOS static logic.
Bibliography, etc. Note
Includes bibliographical references.
Access Note
Access limited to authorized users.
Added Author
Linked Resources
Record Appears in
Table of Contents
Introduction
Current Mode Logic (CML): Basic concepts
Differential CML Gates with Modified PDN
CML Gates with Modified Current Source
CML Gates with Modified Load
PFSCL Circuits with Reduced Gate Count
Tri-State CML Circuits.
Current Mode Logic (CML): Basic concepts
Differential CML Gates with Modified PDN
CML Gates with Modified Current Source
CML Gates with Modified Load
PFSCL Circuits with Reduced Gate Count
Tri-State CML Circuits.