Low-power design and power-aware verification / Progyna Khondkar.
2018
TK7874.66
Linked e-resources
Linked Resource
Concurrent users
Unlimited
Authorized users
Authorized users
Document Delivery Supplied
Can lend chapters, not whole ebooks
Details
Title
Low-power design and power-aware verification / Progyna Khondkar.
Author
ISBN
9783319666198 (electronic book)
3319666193 (electronic book)
9783319666181
3319666193 (electronic book)
9783319666181
Published
Cham, Switzerland : Springer, [2018]
Language
English
Description
1 online resource : illustrations
Item Number
10.1007/978-3-319-66619-8 doi
Call Number
TK7874.66
Dewey Decimal Classification
621.3815
Summary
Until now, there has been a lack of a complete knowledge base to fully comprehend Low power (LP) design and power aware (PA) verification techniques and methodologies and deploy them all together in a real design verification and implementation project. This book is a first approach to establishing a comprehensive PA knowledge base. LP design, PA verification, and Unified Power Format (UPF) or IEEE-1801 power format standards are no longer special features. These technologies and methodologies are now part of industry-standard design, verification, and implementation flows (DVIF). Almost every chip design today incorporates some kind of low power technique either through power management on chip, by dividing the design into different voltage areas and controlling the voltages, through PA dynamic and PA static verification, or their combination. The entire LP design and PA verification process involves thousands of techniques, tools, and methodologies, employed from the r egister transfer level (RTL) of design abstraction down to the synthesis or place-and-route levels of physical design. These techniques, tools, and methodologies are evolving everyday through the progression of design-verification complexity and more intelligent ways of handling that complexity by engineers, researchers, and corporate engineering policy makers.
Bibliography, etc. Note
Includes bibliographical references.
Access Note
Access limited to authorized users.
Digital File Characteristics
text file PDF
Source of Description
Online resource; title from PDF title page (SpringerLink, viewed October 17, 2017).
Available in Other Form
Print version: 9783319666181
Linked Resources
Record Appears in
Table of Contents
1 Introduction
2 Background
3 Modeling UPF
4 Power Aware Standardization of Library
5 UPF Based Power Aware Dynamic Simulation
6 Power Aware Dynamic Simulation Coverage
7 UPF Based Power Aware Static Verification
8 References.
2 Background
3 Modeling UPF
4 Power Aware Standardization of Library
5 UPF Based Power Aware Dynamic Simulation
6 Power Aware Dynamic Simulation Coverage
7 UPF Based Power Aware Static Verification
8 References.