Linked e-resources

Details

Intro
Preface
Acknowledgment
Contents
Impacts of Process Variations and Aging on Lifetime Reliability of Flip-Flops
1 Introduction
2 Analysis Methodology
2.1 Flip-Flop Topologies Under Study
2.2 Timing Parameters of Flip-Flops
2.3 Aging Effects
2.4 BTI Model
2.5 Process Variation Model
3 Vth Degradation Analysis Approach
4 Timing Yield-Aware Lifetime Reliability Metric
5 Experimental Results
5.1 Characterization Setup
5.2 FF Characterization Results
5.3 Aging Impacts on Lifetime Reliability
5.4 Power-Delay-Product Comparison of FFs

6 Discussion and Conclusions
References
Restructuring-Based Lifetime Reliability Improvement of Nanoscale Master-Slave Flip-Flops
1 Introduction
2 Proposed Lifetime Reliability Improvement Approach
2.1 Basic Idea
2.2 Technique Application to TGFF
2.3 Technique Application to TGFFV2
2.4 Technique Application to WPMS
2.5 Technique Application to C2MOS
2.6 Transistor Sizing
3 Experimental Results
3.1 Characterization Setup
3.2 Lifetime Reliability Increase
3.3 Cost Evaluation
4 Conclusion
References

Lifetime Reliability Improvement of Pulsed Flip-Flops
1 Introduction
2 Proposed Lifetime Improvement Approach
2.1 Basic Idea
2.2 Application of the Technique to HLFF
2.3 Application of the Technique to SDFF
2.4 Application of Technique to USDFF
2.5 Technique Application to XCFF
3 Experimental Results
3.1 Characterization Setup
3.2 FF Characterization Results
3.3 Lifetime Reliability of Both Structures
3.4 Lifetime Reliability Increase
3.5 Cost Evaluation
4 Conclusion
References

Gate Sizing-Based Lifetime Reliability Improvement of Integrated Circuits
1 Introduction
2 Proposed Framework
2.1 Statistical Gate Delay Model Under the Joint Effects of NBTI and PV
2.1.1 Initial Gate Delay Under PV Effects
2.1.2 Delay Degradation Under the Joint Effects of NBTI and PV Considering Spatial Correlation
2.2 Statistical Circuit-Level Delay Computation Considering the Joint Effects of NBTI and PV
2.2.1 Arrival Time Propagation
2.2.2 Merging Arrival Times
2.3 Incremental Criticality-Based Statistical Gate-Sizing Algorithm
3 Experimental Results

3.1 Circuit Lifetime Reliability Optimization
4 Conclusion
References
Joint Timing Yield and Lifetime Reliability Optimization of Integrated Circuits
1 Introduction
2 Problem Formulation
3 Gate-Level Delay Model Under the Joint Effects of NBTI and PV
3.1 Initial Gate Delay Under PV
3.2 Delay Degradation Under Joint Effects of NBTI and PV
4 Gate Sizing Method
4.1 First Phase: Initial Delay Optimization
4.2 Second Phase: Guardband Optimization
4.2.1 Guiding Metrics
4.2.2 Multiobjective Ranking
5 Experimental Results

Browse Subjects

Show more subjects...

Statistics

from
to
Export